Follow
Gustavo Reis Wilke
Title
Cited by
Cited by
Year
The ISPD-2012 discrete cell sizing contest and benchmark suite
MM Ozdal, C Amin, A Ayupov, S Burns, G Wilke, C Zhuo
Proceedings of the 2012 ACM international symposium on International …, 2012
1112012
An improved benchmark suite for the ISPD-2013 discrete cell sizing contest
MM Ozdal, C Amin, A Ayupov, SM Burns, GR Wilke, C Zhuo
Proceedings of the 2013 ACM International symposium on Physical Design, 168-170, 2013
612013
Clock distribution architectures: A comparative study
C Yeh, G Wilke, H Chen, S Reddy, H Nguyen, T Miyoshi, W Walker, ...
7th International Symposium on Quality Electronic Design (ISQED'06), 7 pp.-91, 2006
602006
A sliding window scheme for accurate clock mesh analysis
H Chen, C Yeh, G Wilke, S Reddy, H Nguyen, W Walker, R Murgai
ICCAD-2005. IEEE/ACM International Conference on Computer-Aided Design, 2005 …, 2005
502005
Revisiting automated physical synthesis of high-performance clock networks
MR Guthaus, G Wilke, R Reis
ACM Transactions on Design Automation of Electronic Systems (TODAES) 18 (2 …, 2013
462013
Non-uniform clock mesh optimization with linear programming buffer insertion
MR Guthaus, G Wilke, R Reis
Proceedings of the 47th Design Automation Conference, 74-79, 2010
392010
High-performance clock mesh optimization
MR Guthaus, X Hu, G Wilke, G Flach, R Reis
ACM Transactions on Design Automation of Electronic Systems (TODAES) 17 (3 …, 2012
262012
Analyzing timing uncertainty in mesh-based clock architectures
SM Reddy, GR Wilke, R Murgai
Proceedings of the Design Automation & Test in Europe Conference 1, 1-6, 2006
202006
A silicon-validated methodology for power delivery modeling and simulation
C Zhuo, G Wilke, R Chakraborty, A Aydiner, S Chakravarty, WK Shih
Proceedings of the International Conference on Computer-Aided Design, 255-262, 2012
182012
Gate sizing minimizing delay and area
G Posser, G Flach, G Wilke, R Reis
2011 IEEE Computer Society Annual Symposium on VLSI, 315-316, 2011
152011
A transistor sizing method applied to an automatic layout generation tool
C Santos, G Wilke, C Lazzari, R Reis, JL Guntzel
16th Symposium on Integrated Circuits and Systems Design, 2003. SBCCI 2003 …, 2003
152003
Design and analysis of" Tree+ Local Meshes" clock architecture
GR Wilke, R Murgai
8th International Symposium on Quality Electronic Design (ISQED'07), 165-170, 2007
132007
Silicon-validated power delivery modeling and analysis on a 32-nm DDR I/O interface
C Zhuo, G Wilke, R Chakraborty, AA Aydiner, S Chakravarty, WK Shih
IEEE Transactions on Very Large Scale Integration (VLSI) Systems 23 (9 …, 2014
122014
A cells and I/O pins partitioning refinement algorithm for 3D VLSI circuits
S Sawicki, G Wilke, M Johann, R Reis
2009 16th IEEE International Conference on Electronics, Circuits and Systems …, 2009
122009
Gate sizing using geometric programming
G Posser, G Flach, G Wilke, R Reis
Analog Integrated Circuits and Signal Processing 73, 831-840, 2012
102012
A novel scheme to reduce short-circuit power in mesh-based clock architectures
G Wilke, R Fonseca, C Mezzomo, R Reis
Proceedings of the 21st annual symposium on Integrated circuits and system …, 2008
92008
Analyzing timing uncertainty in mesh-based architectures
SM Reddy, GR Wilke, R Murgai
US Patent 7,801,718, 2010
82010
A study on layout quality of automatic generated cells
G Posser, A Ziesemer, D Guimares, G Wilke, R Reis
2010 17th IEEE International Conference on Electronics, Circuits and Systems …, 2010
72010
3d-via driven partitioning for 3d vlsi integrated circuits
S Sawicki, G Wilke, M Johann, R Reis
CLEI Electronic Journal 13 (3), 2010
72010
A new clock mesh buffer sizing methodology for skew and power reduction
G Wilke, R Reis
2008 IEEE Computer Society Annual Symposium on VLSI, 227-232, 2008
62008
The system can't perform the operation now. Try again later.
Articles 1–20